Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
Next revision
Previous revision
programmers:jtag-hs3:start [2021/10/13 20:57] – external edit 127.0.0.1programmers:jtag-hs3:start [2024/02/22 00:55] (current) – [Tutorials] James Colvin
Line 1: Line 1:
-====== JTAG HS3 Resource Center ======+~~NOTOC~~ 
 +  
 +====== JTAG-HS3 Resource Center ======
  
-{{ :jtag_hs3:jtag-hs3-kit-600.png?300 |}}+{{Digilent Infobox 
 +| Store Page = https://digilent.com/shop/jtag-hs3-programming-cable/ 
 +| Manual = [[reference-manual]] 
 +| Support = https://forum.digilent.com/forum/4-fpga/ 
 +Title = JTAG-HS3 
 +| Subtitle = JTAG-HS3 Programming Cable 
 +| Header = Features 
 +| Bullet = All-in-one JTAG programming solution for Xilinx FPGAs 
 +| Bullet = Compatible with all Xilinx tools 
 +| Bullet = JTAG/SPI bus at up to 30Mbit/sec 
 +| Bullet = Uses micro-AB USB2 connector 
 +| Bullet = Compatible with IEEE 1149.7-2009 Class T0 - Class T4  
 +| Header = Software 
 +| Adept = [[software/adept/start]] 
 +| Header = Product Compliance 
 +| HTC = 8471801000 
 +| ECCN = 3A992.a
  
-**Welcome to the resource center for the JTAG HS3!**+}}
  
 +{{page>reference-manual}}
  
-Here you will find all the reference materials that Digilent has created for the JTAG HS3, as well as links to any external content we have tracked down. If you are interested in purchasing the JTAG HS3, visit the product page on our main website: [[https://digilent.com/shop/jtag-hs3-programming-cable/|JTAG HS3]] 
  
-The JTAG HS3 is the newest member of our family of affordable high-speed Xilinx(r) FPGA programming solutions. The HS3 builds on the successful JTAG HS1 by adding an open drain buffer to pin 14 allowing for the debugging of Xilinx Zynq(tm)-SOC processors. It can be attached to target boards using Xilinxs 2x7 connector*, and is compatible with all Xilinx tools, including iMPACT(tm), ChipScope(tm), and EDK.  
  
-When connected to a PC via a standard A to micro-USB cable, the JTAG HS3 receives its power from USB and can be recognized as a Digilent programming cable, even if the HS3 is not attached to the target board. The JTAG bus can be shared with other devices as the HS3's signals are held in high-impedance, except when actively driven during programming. The HS3 is small and light, allowing it to be held firmly in place by the system board connector. +{{tag>programmers start jtag-hs3 resource-center}}
  
-NOTE: This cable is not needed for Digilent FPGA boards as our boards are designed with this functionality natively.  
  
-//This is a unique programming header and is not compatible with the 1x6 MTE Digilent JTAG Connector.// 
  
- 
----- 
-===== Documentation ===== 
- 
-  * **Schematic** -- Schematic currently unavailable, please see the reference manual for product detail 
-  * **Reference Manual** -- [[programmers:jtag-hs3:reference-manual|Wiki]] {{ :reference:programmers:jtag-hs3:jtag-hs3_rm.pdf | PDF}} 
-    * Technical description of the JTAG HS3 and all of its features. The Wiki may contain more up-to-date information than the PDF. 
-  * **Sell Sheet** -- {{:jtag_hs3:digilent_2015_jtag_ss.pdf|PDF}} 
- 
----- 
-===== Product Compliance ===== 
-  * HTC: 8473301180 
-  * ECCN: EAR99 
- 
-{{tag>resource-center}}