# **LGR-5327**

Analog and Digital I/O Logger

# **User's Guide**





# **LGR-5327**

# **Analog and Digital I/O Logger**

**User's Guide** 



Document Revision 2, January, 2011 © Copyright 2011, Measurement Computing Corporation

### Your new Measurement Computing product comes with a fantastic extra -

### Management committed to your satisfaction!

Refer to www.mccdaq.com/execteam.html for the names, titles, and contact information of each key executive at Measurement Computing.

Thank you for choosing a Measurement Computing product – and congratulations! You own the finest, and you can now enjoy the protection of the most comprehensive warranties and unmatched phone tech support. It's the embodiment of our mission:

• To provide data acquisition hardware and software that will save time and save money.

Simple installations minimize the time between setting up your system and actually making measurements. We offer quick and simple access to outstanding live FREE technical support to help integrate MCC products into a DAQ system.

**Limited Lifetime Warranty:** Most MCC products are covered by a limited lifetime warranty against defects in materials or workmanship for the life of the product, to the original purchaser, unless otherwise noted. Any products found to be defective in material or workmanship will be repaired, replaced with same or similar device, or refunded at MCC's discretion. For specific information, please refer to the terms and conditions of sale.

**Harsh Environment Warranty® Program**: Any Measurement Computing product that is damaged due to misuse, or any reason, may be eligible for replacement with the same or similar device for 50% of the current list price. I/O boards face some harsh environments, some harsher than the boards are designed to withstand. Contact MCC to determine your product's eligibility for this program

**30 Day Money-Back Guarantee:** Any Measurement Computing Corporation product may be returned within 30 days of purchase for a full refund of the price paid for the product being returned. If you are not satisfied, or chose the wrong product by mistake, you do not have to keep it.

These warranties are in lieu of all other warranties, expressed or implied, including any implied warranty of merchantability or fitness for a particular application. The remedies provided herein are the buyer's sole and exclusive remedies. Neither Measurement Computing Corporation, nor its employees shall be liable for any direct or indirect, special, incidental or consequential damage arising from the use of its products, even if Measurement Computing Corporation has been notified in advance of the possibility of such damages.

#### **Trademark and Copyright Information**

TracerDAQ, Universal Library, Measurement Computing Corporation, and the Measurement Computing logo are either trademarks or registered trademarks of Measurement Computing Corporation.

Windows, Microsoft, and Visual Studio are either trademarks or registered trademarks of Microsoft Corporation LabVIEW is a trademark of National Instruments.

CompactFlash is a registered trademark of SanDisk Corporation.

XBee and XBee-PRO are trademarks of MaxStream, Inc.

All other trademarks are the property of their respective owners.

Information furnished by Measurement Computing Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Measurement Computing Corporation neither for its use; nor for any infringements of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or copyrights of Measurement Computing Corporation.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form by any means, electronic, mechanical, by photocopying, recording, or otherwise without the prior written permission of Measurement Computing Corporation.

#### **Notice**

Measurement Computing Corporation does not authorize any Measurement Computing Corporation product for use in life support systems and/or devices without prior written consent from Measurement Computing Corporation. Life support devices/systems are devices or systems which, a) are intended for surgical implantation into the body, or b) support or sustain life and whose failure to perform can be reasonably expected to result in injury. Measurement Computing Corporation products are not designed with the components required, and are not subject to the testing required to ensure a level of reliability suitable for the treatment and diagnosis of people.

# **Table of Contents**

| Preface About this User's Guide            | 6  |
|--------------------------------------------|----|
| What you will learn from this user's guide |    |
| Conventions in this user's guide           |    |
| Chapter 1                                  |    |
| Introducing the LGR-5327                   | 7  |
| LGR-5327 block diagram                     |    |
| Chapter 2                                  |    |
| Getting Started with the LGR-5327          | 9  |
| Unpacking the LGR-5327                     | 9  |
| What comes with your LGR-5327 shipment?    |    |
| Hardware                                   |    |
| Optional components                        |    |
| Installing the hardware                    |    |
| Providing power to the LGR-5327            |    |
| Connecting the LGR-5327 to your system     |    |
| Chapter 3                                  |    |
| Functional Details                         |    |
| LGR-5327 external components               |    |
| Buttons and LEDs (top of case)             |    |
| Analog input terminals                     |    |
| Trigger terminals                          |    |
| External digital trigger                   | 16 |
| External analog trigger (single-channel)   |    |
| Digital-pattern trigger                    |    |
| Digital input and output terminals         | 21 |
| Counter input terminals and modes          | 22 |
| Encoder mode                               |    |
| Counter mode  Period measurement mode      |    |
| Pulse width measurement mode               | 24 |
| Timing measurement mode                    |    |
| Debounce mode                              |    |
| Trigger before stable mode                 |    |
| Debounce mode comparisons                  |    |
| Mechanical drawings                        | 28 |
| Chapter 4 Specifications                   | 29 |
| Analog input                               | 29 |
| Analog input calibration                   | 30 |
| External clock input                       | 30 |
| Input sequencer                            | 30 |
| Triggering                                 | 31 |
| External analog trigger                    |    |
| Digital input                              | 32 |
| Digital output                             | 32 |

| Fault tolerance               | 32 |
|-------------------------------|----|
| Counters                      | 33 |
| Device configuration          | 33 |
| Controls/indicators           |    |
| Data Memory                   | 34 |
| Power                         |    |
| Chassis ground                | 35 |
| USB specifications            |    |
| Environmental                 | 35 |
| Mechanical                    | 35 |
| Screw terminal connector type | 35 |
| Screw terminal pinout         | 36 |
| Declaration of Conformity     | 38 |

# **About this User's Guide**

### What you will learn from this user's guide

This user's guide explains how to install and use the LGR-5327 so that you get the most out of its USB data acquisition features.

This user's guide also refers you to related documents available on our web site, and to technical support resources.

### Conventions in this user's guide

#### For more information on ...

Text presented in a box signifies additional information and helpful hints related to the subject matter you are reading.

| l | reading.         |                                                                                                                                                                                                  |
|---|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Caution!         | Shaded caution statements present information to help you avoid injuring yourself and others, damaging your hardware, or losing your data.                                                       |
|   | <#:#>            | Angle brackets that enclose numbers separated by a colon signify a range of numbers, such as those assigned to registers, bit settings, etc.                                                     |
|   | <b>bold</b> text | <ul><li>Bold text is used for the names of objects on the screen, such as buttons, text boxes, and check boxes. For example:</li><li>1. Insert the disk or CD and click the OK button.</li></ul> |
|   | italic text      | <i>Italic</i> text is used for the names of manuals and help topic titles, and to emphasize a word or phrase. For example:                                                                       |
|   |                  | ■ The software installation procedure is explained in the DAOLog Software User's Guide.                                                                                                          |

- The software histaliation procedure is explained in the DAQLog software oser
- *Never touch* the exposed pins or circuit connections on the board.

# **Introducing the LGR-5327**

This user's guide contains all of the information you need to connect the LGR-5327 to your computer and to the signals you want to measure and log.

The LGR-5327 is a USB 2.0 full-speed device supported under popular Microsoft<sup>®</sup> Windows<sup>®</sup> operating systems. The LGR-5327 is compatible with both USB 1.1 and USB 2.0 ports.

With a multiplexed 16-bit A/D converter and a maximum sampling rate of 200 kS/s for all analog input channels, the LGR-5327 can sample:

- Up to 16 single-ended analog inputs
- Up to eight differential analog inputs
- In ranges of  $\pm 30 \text{ V}$ ,  $\pm 10 \text{ V}$ ,  $\pm 5 \text{ V}$ ,  $\pm 1 \text{ V}$

You can start an analog input scan by:

- Pressing START
- Configuring an external digital trigger
- Configuring an external analog trigger
- Configuring a multichannel analog trigger
- Configuring a digital pattern trigger
- Pressing TRIG to override a configured trigger

The LGR-5327 also has 16 digital input connections (TTL thresholds with 28 V tolerance) that you can configure to detect and log events based on change of state or pattern recognition.

The LGR-5327's single digital output is a 500 V alarm output implemented as a single Form C relay. You can configure the relay to energize when the trigger condition is met and data is being recorded.

The LGR-5327's four counter channels support the following counter modes:

- Counter (general event counting)
- Period counting
- Pulse width counting

- Edge-to-edge timing
- 1X, 2X, and 4X encoder counting.
- Up/down counting

You can use the Modulo N number and mode with all of the counter modes listed to determine how the counter behaves when it reaches the *modulo* number you set.

You can configure each encoder counter channel for single-ended or differential mode using an external switch.

The device saves data to and retrieves data from a Secure Digital (SD) or Secure Digital High Capacity (SDHC) memory card. The LGR-5327 requires 9–30 VDC of external power.

The LGR-5327 is shown below. Use the two sets of screw terminals to make all I/O connections.



For information on the features of the DAQLog software included with your LGR-5327, refer to the *DAQLog Software User's Guide* that shipped with your device.

# LGR-5327 block diagram

Figure 1 shows a simplified block diagram of the LGR-5327. This device provides all of the functional elements shown in the figure.



Figure 1. LGR-5327 functional block diagram

# **Getting Started with the LGR-5327**

This document explains how to unpack, connect, and use the LGR-5327 to perform and log analog input scans, digital input scans, and counter operations.

### **Unpacking the LGR-5327**

As with any electronic device, you should take care while handling to avoid damage from static electricity. Before removing the LGR-5327 from its packaging, ground yourself using a wrist strap, or by simply touching the computer chassis or other grounded object to eliminate any stored static charge.

If your LGR-5327 is damaged, notify Measurement Computing Corporation immediately by phone, fax, or e-mail. For international customers, contact your local distributor where you purchased the LGR-5327.

• Phone: 508-946-5100 and follow the instructions for reaching Tech Support.

• Fax: 508-946-9500 to the attention of Tech Support

■ Email: <u>techsupport@mccdaq.com</u>

### What comes with your LGR-5327 shipment?

As you unpack your LGR-5327, verify that the following components are included.

#### **Hardware**

LGR-5327



■ USB cable (2-meter length)



SD card



9 VDC, 1 A external power supply for use when LGR-5327 is not powered through the screw terminals

#### **Optional components**

#### ACC-202 Din-rail kit

Accessory for mounting a LGR-5327 to a standard DIN rail. Use the thread-forming screws to attach the DIN rail clip to your device.



### Installing the software

Refer to the *DAQLog Software User's Guide* for instructions on installing and using the DAQLog software. This booklet is available in PDF at <a href="https://www.mccdaq.com/PDFmanuals/DAQLog-Software.pdf">www.mccdaq.com/PDFmanuals/DAQLog-Software.pdf</a>.

### Installing the hardware

Follow these steps to provide power to the LGR-5327 and connect it to a USB port on your host computer.

### Providing power to the LGR-5327

- To power the LGR-5327 from its screw terminals, connect the **PWR+** terminal to the positive lead of your power source, and the **PWR-** terminal to the negative lead of the power source. Use a power source that meets the power specifications of the LGR-5327.
- To power the LGR-5327 from an external power source, using the power connector, connect the 9 VDC, 1 A external power supply to the external power connector (see Figure 3 on page 11), and plug the adapter into an electrical outlet.

#### Always provide power to the LGR-5327 before connecting its USB cable to the computer

Connect the external power cable to the LGR-5327 before connecting the USB cable to the computer. This allows the LGR-5327 to inform the host computer (when the USB cable is connected) that the device requires minimal power from the computer's USB port.

### Connecting the LGR-5327 to your system

To connect the LGR-5327 to your system, turn the computer on, and connect a USB cable from the LGR-5327's USB connector (see Figure 3 on page 11) to either a USB port on the computer or an external USB hub connected to the computer.

When you connect the LGR-5327 for the first time, a **Found New Hardware** message opens as the device is detected. When the message closes, the installation is complete.

# **Functional Details**

### **LGR-5327 external components**

The external components of the LGR-5327 shown in Figure 2 are explained in the following sections.



Figure 2. LGR-5327 external component locations

- (1) USB and power connectors and LEDs, SD slot, and reset button.
- (2) Function buttons and LEDs.
- (3) Screw terminals and LEDs

The components indicated by ① are identified in Figure 3 and explained below.



Figure 3. LGR-5327 connectors, SD card slot, LEDs, and reset button

- (1) Recessed reset button—Use a ballpoint pen to push the button and reset device.
- (2) SD card slot—The SD card slot accepts SD and SDHC memory cards. An SD card ships with the device.
- (3) External power supply connector (for use with 9 VDC power supply).
- 4 USB connector—Connect to an active USB port with USB cable

- (5) Power LED—Lit when the LGR-5327 is connected to a power source and ready for use.
- (6) USB activity LED—Lit when the LGR-5327 is connected to an active USB port.

#### **Buttons and LEDs (top of case)**

All buttons and LEDs on the top of the case are disabled when the LGR-5327 is connected to a USB port.



Figure 4. LGR-5327 LEDs and buttons (top of case)

(1) **SD ACT** LED—Blinks when data is read from or written to the SD card.

#### **Caution!** Do not remove the SD card when the **SD ACT** LED is blinking.

② SD STAT LED—Turns on for one second if you attempt an operation with no card in the slot. Blinks when the device detects an error on the SD card or SD drive, or if the configuration file on the SD card is invalid.

The analog input LEDs on both screw terminals also blink when an error occurs, and the number blinking on each terminal indicate the error. Press any button on the top of the case to acknowledge the error and stop the LEDs from flashing.

For example, if you attempt to log without an SD card inserted in the LGR-5327, the  $\mathbf{AGND}$  terminal at the end of one terminal strip blinks, and the  $\mathbf{CH0H}$  on the other terminal strip blinks.

All SD STAT errors and corresponding analog input LED blink codes are explained below.

| Error                                  | Analog input LED blink code            |
|----------------------------------------|----------------------------------------|
| Card not present                       | One analog LED blinks on each terminal |
| Card not mounted                       | Two analog LEDs on each terminal       |
| Card write protected                   | Three analog LEDs on each terminal     |
| File system error                      | Four analog LEDs on each terminal      |
| FLASH write error                      | Five analog LEDs on each terminal      |
| Overrun – pacer                        | Six analog LEDs on each terminal       |
| Overrun – FIFO                         | Seven analog LEDs on each terminal     |
| Overrun – events                       | Eight analog LEDs on each terminal     |
| DMA error                              | Nine analog LEDs on each terminal      |
| Card full                              | 10 analog LEDs on each terminal        |
| File reached max size                  | 11 analog LEDs on each terminal        |
| Log configuration error                | 12 analog LEDs on each terminal        |
| Log configuration not valid for device | 13 analog LEDs on each terminal        |

(3) **LOG** LED - Solid when the LGR-5327 is logging. Off when the logger is idle.

- (4) TRIG LED—Turns on when the acquisition is triggered.
- (5) **EVENT** LED—Blinks when an event occurs.
- (6) IND button—Cycles through and selectively enables/disables LEDs with each button press. By default, all LEDs are enabled when the device is powered up.
  - If you press the button when the LEDs are in their default, only the LEDs on top of the device are enabled. If you press the button again, all LEDs are disabled.
  - If you press the button again, all LEDs are enabled.
- **TRIG/EVENT** button—Forces a trigger if logging has started and the device is waiting for a trigger. Adds an event to the event log if they are being recorded.
- (8) **START** button—Starts logging when an SD card with a valid configuration file is in the SD card slot, and the LGR-5327 is disconnected from a USB port. When the LGR-5327 is logging data, pressing this button stops the data logging.
- (9) **SAVE** button—Saves the current logging configuration to a file on the SD card.
- (1) **LOAD** button—Loads the latest logging configuration file from the SD card.



Figure 5. LOG and TRIG LEDS lit

#### Screw terminals and LED indicators



Figure 6. LGR-5327 screw terminals and LEDs

- (1) Digital input terminals and LEDs—LED for each active digital connection is on when voltage is detected.
- Digital trigger, pacer, digital, earth, and analog ground terminals, and digital output state LED—LED near PWR+ terminal is on when the relay is energized, and off when the relay is de-energized.
- (3) Analog input 4–7, 12–15 (SE), 4–7 (Diff) terminals and LEDs—LED is on if channel is in the scan list.
- Analog input 0–3, 8–11 (SE), 0–3 (Diff) terminals and LEDs—LED is on if channel is in the scan list, and off if channel is not in the scan list.
- (5) Counter input 0 and 1 terminals, LEDs, and configuration switches—LED is on when the encoder value is transitioning.
- (6) Counter input 2 and 3 terminals, LEDs, and configuration switches—LED is on when the encoder is transitioning.



Figure 7. Front screw terminal LED lit

You can configure the counter inputs as single-ended ( $\pm 12~V$ ) or differential ( $\pm 12~V$ ; differential input,  $\pm 14~V_{max}$ ) mode using the switches that correspond to each pair of phase A, phase B, and Index terminals (see Figure 8).



Figure 8. Counter channel input terminals and corresponding input mode switches

Figure 9 assumes a board orientation with the USB connector on the right.

- To configure a counter channel for single-ended mode, slide the switch to the right. Note that the "dot" is visible on the switch when a channel is configured for single-ended mode.
- To configure a counter channel for differential mode, slide the switch to the left.



Figure 9. Channel input mode switch settings

### **Analog input terminals**

The LGR-5327 has a 16-bit, multiplexed A/D that supports up to 16 single-ended, or up to eight differential analog inputs.

The maximum throughput sample rate is 200 kS/s.

Single-ended analog channels 0–3

 $\textbf{CH0H} = channel \ 0 \ SE$ 

**CH1H** = channel 1 SE

CH2H = channel 2 SE

**CH3H**=channel 3 SE

■ Differential analog channels 0–3

CH0H /CH0L through CH3H /CH3L

Single-ended analog channels 8–11

**CH0L** = channel 8 SE

**CH1L** = channel 9 SE

CH2L = channel 10 SE

CH3L = channel 11 SE

Single-ended analog channels 4–7

CH4H = channel 4 SE

CH5H = channel 5 SE

**CH6H** = channel 6 SE

**CH7H**=channel 7 SE

Single-ended analog channels 12–15

CH4L = channel 12 SE

CH5L = channel 13 SE

**CH6L** = channel 14 SE

**CH7L** = channel 15 SE

Differential analog channels 4–7

CH4H /CH4L through CH7H /CH7L

You can configure the LGR-5327's analog input channels for the following voltage input ranges:

- ±30 V
- ±10 V
- ±5 V
- ±1 V

Unused analog input channels can either be left floating or connected to an **AGND** terminal block pin.

When using the  $\pm 30$  V input range, keep source impedance and source capacitance as small as possible to minimize settling time, gain, and bandwidth errors.

When connecting differential inputs to floating voltage sources in the  $\pm 10~V, \pm 5~V,$  or  $\pm 1~V$  ranges, you must provide a DC return path from each differential input to ground. You do this by connecting a resistor from each of the differential inputs to **AGND**. Use a value of approximately  $100~k\Omega$  for most applications. The  $\pm 30~V$  input range incorporates an input resistor attenuator network, which eliminates the need for external bias return compensation resistors.

The LGR-5327's **AGND**, **GND**, and **ENC-** ground terminals are tied together internally. These grounds are electrically isolated from the **EGND** (earth ground) terminal block pin.

### Trigger terminals

The LGR-5327 supports the following trigger modes to accommodate certain measurement situations.

- External digital trigger
- External analog trigger (single-channel)
- Multichannel analog trigger
- Digital pattern trigger

You can always manually trigger an acquisition by pressing the **TRIG/EVENT** button when a triggered acquisition starts.

#### Digital and analog triggers connected

The input of the digital trigger and the output of the single-channel analog signal comparator are connected directly to hardware circuits to provide low-latency triggering. Latencies should be low (around  $1.5 \mu s$ ).

#### **External digital trigger**

A digital (or TTL-level) trigger starts an acquisition when the trigger condition is met at the **DTRIG** terminal.

When using digital triggering, the TTL trigger signal on the **DTRIG** connector is for a trigger condition. When the selected condition occurs, it is the trigger event.

If the LGR-5327 is ready for a trigger, then the trigger event occurs.

If the LGR-5327 is not ready due to one of the following reasons, the trigger is ignored:

- Incomplete configuration
- The device is finishing the previously triggered acquisition

The LGR-5327 does not indicate when a trigger is ignored.

#### External analog trigger (single-channel)

The input signal on the ATRIG terminal is compared to a programmable analog trigger level.

- If the analog input trigger condition is met, the LGR-5327 generates an internal trigger signal.
- If the LGR-5327 is ready for a trigger, then the trigger event occurs.
- If the LGR-5327 is not ready—due to incomplete configuration, or because the device is finishing the previously triggered acquisition—the trigger is ignored.

The LGR-5327 does not indicate when a trigger is ignored.

#### **Hysteresis**

The analog trigger circuit has hysteresis to reduce the occurrence of false triggering due to input noise.

*Hysteresis* is the range that a signal must pass through before a trigger is generated. This prevents false triggers from happening when small amounts of noise exist on the signal.

Figure 10 shows the hysteresis effect for a rising-edge trigger.



Figure 10. Hysteresis effect on a rising-edge trigger

A trigger occurs when the analog input rises above the trigger level, or *threshold*—but only after the input level has been below the hysteresis range. If the level briefly drops just below the threshold—perhaps due to noise – and then rises above it again, no trigger occurs, since the signal did not drop below the hysteresis range.

After the level drops below hysteresis, it can then produce a trigger by rising above the threshold.

#### Multichannel trigger

A multichannel trigger event is a combination of measured channel values.

The FPGA samples the specified channels, and if programmable conditions are met, triggers the acquisition. Multichannel triggering examines digitized data, and the trigger latencies are much greater than the external analog and digital triggers.

If minimum trigger latency is not critical in your application, you may be able to take advantage of multichannel triggering.

The FPGA looks at (scans) digitized input channels and examines each one to determine if it meets programmed levels for a valid trigger. This multichannel triggering is a two-step process:

- 1. The FPGA examines each of its specified input signals to determine if the trigger is valid.
- 2. After all of the channels have been examined, the FPGA logically combines the individual triggers to generate the actual trigger. You can program the FPGA to generate a trigger if any individual trigger is valid (OR) or if all triggers are valid (AND) (see Figure 11)



Figure 11. Multichannel trigger detection

The logical relationship among three elements—slope, duration, and initialization—determine if a trigger is valid in a multichannel environment.

#### Multichannel trigger types

Each trigger type is a combination of three elements: slope, duration, and initialization.

• **Slope** (above/rising or below/falling)—Sets whether the trigger is valid when the signal is *above the threshold* (rising) or *below the threshold* (falling).

- Duration (instantaneous or latched) Specifies the action to take if the signal level becomes invalid after it
  has been valid:
  - O Instantaneous triggers are valid in scans where that channel's trigger condition is met. They can become invalid in subsequent scans when the trigger condition is not met. They are used to trigger when all the channels' triggers are valid (multichannel "AND" mode) or when any of the channel's trigger conditions are valid (multichannel "OR" mode).
  - o *Latched triggers* remain valid until the acquisition is complete. These trigger types are used to trigger scans when two or more signals have already become valid.

You can use a combination of instantaneous and latched triggers in multichannel triggering.

The trigger duration only makes a difference in multichannel "AND" triggering.

In multichannel "OR" triggering, the acquisition is triggered as soon as any channel becomes valid—what happens when a channel becomes invalid does not matter.

In contrast, "AND" triggering waits for all triggers to be valid, making latching important for rapidly changing signals.

- Initialization (level or edge)—Specifies the sequence necessary for a signal to be a valid trigger/
  - o *Level triggers* become valid as soon as they reach or exceed the threshold, even if they are already past the threshold when the acquisition starts.
  - o Edge triggers first wait until the signal level is invalid. Then they wait for the signal to reach the threshold before becoming valid. Thus, level triggers look for a signal level, whenever it occurs; and edge triggers look for a rising or falling transition that reaches the threshold.

The first step in multichannel triggering is to examine the input signals. To determine trigger validity, the FPGA can examine each input signal in one of eight ways.

| Trigger type            | Slope   | Duration      | Initialization |
|-------------------------|---------|---------------|----------------|
| Above-level             | N/A     | Instantaneous | Level          |
| Below-level             | N/A     | Instantaneous | Level          |
| Above-level-with-latch  | N/A     | Latched       | Level          |
| Below-level-with-latch  | N/A     | Latched       | Level          |
| Rising-edge             | Rising  | Instantaneous | Edge           |
| Falling-edge            | Falling | Instantaneous | Edge           |
| Rising-edge-with-latch  | Rising  | Latched       | Edge           |
| Falling-edge-with-latch | Falling | Latched       | Edge           |

The input signals are compared a specified signal level.

#### Above-level trigger

This trigger is valid whenever the signal goes above the specified level, and stays valid until the signal goes below the level.

In Figure 12, the channel trigger is valid during the shaded intervals. Whether or not this condition triggers an acquisition depends on the type of multichannel triggering (*AND* or *OR*) and on the state of other trigger channels.

- With *OR* multichannel triggering, the LGR-5327 triggers a scan when the signal first rises above the threshold. If the device is ready and the condition is met, the scan is triggered.
- With AND multichannel triggering, the LGR-5327 does not trigger a scan until every specified trigger channel is valid. If all other trigger channels are valid, the device triggers an acquisition when the signal reaches the shaded region. If some channels are not valid, however, this channel has no effect.



Figure 12. Above level initialization, instantaneous duration

#### Below-level trigger

This trigger is valid whenever the signal level is below the level and stays valid until the signal goes above the level—the opposite of above-level triggering. As with all multichannel trigger types, the acquisition's actual trigger depends on the combination of this trigger with the other channels' trigger states.



Figure 13. . Below level initialization, instantaneous duration

#### Above-level-with-latch trigger

With this trigger type, the channel becomes valid when the signal level is above the threshold, and remains valid until the acquisition is complete and re-armed.



Figure 14. Above level initialization, latched duration

#### Below-level-with-latch trigger

With this trigger type, the channel becomes valid when the signal level is below the threshold and remains valid until the acquisition is complete and re-armed—the opposite of above-level-with-latch triggering). Latched triggers are often used in multichannel "AND" triggering—the acquisition does not trigger until all trigger channels are valid. After a latched trigger becomes valid, it stays valid and waits for the other triggers to become valid until the acquisition is triggered and completed.

If the trigger is not latched, the channel may not stay valid. The LGR-5327 will not trigger the acquisition until the channel becomes valid again, and all channels simultaneously reach their thresholds.

Latched triggering is used to trigger an acquisition after an event has occurred, while non-latched triggering is used only during the simultaneous occurrence of desired signal levels. It is possible to combine different trigger types in a single multichannel trigger.

For example, by configuring channel 3 for below-level triggering, and channel 2 for above-level-with-latch triggering, the device could trigger the acquisition when channel 3 is below 0.9 V after channel 2 has gone above -1.3 V.



Figure 15. Below level initialization, latched duration

#### Rising-edge trigger

This trigger becomes valid after the signal level has been below the hysteresis range and then goes above the threshold. This trigger becomes invalid when the signal level goes below the hysteresis range. Unlike above-level triggering, the channel cannot become valid until the signal level first goes below the hysteresis range. This prevents the false triggering that would occur if the signal were above the threshold at the start of the acquisition.



Figure 16: Rising edge, instantaneous duration, edge initialization

#### Falling-edge trigger

This trigger is the reverse of the rising-edge trigger: the trigger becomes valid after the signal level has been above the hysteresis range and then goes below the threshold. This trigger becomes invalid whenever the signal level goes above the hysteresis range. This prevents the false triggering that would occur with below-level triggering if the signal was below the threshold at the start of the acquisition.



Figure 17: Falling slope, instantaneous duration, edge initialization

#### Rising-edge-with-latch trigger

This trigger becomes valid like a rising-edge trigger—when the signal level goes above the threshold after first being below the hysteresis range. However, the rising-edge-*with-latch* trigger does not become invalid, regardless of the signal level, until the acquisition is complete. Rising-edge-with-latch is used to trigger after the channel has reached the threshold, rather than just while the channel is above the threshold.



Figure 18: Rising slope, latched duration, edge initialization

#### Falling-edge-with-latch trigger

This trigger is the reverse of the rising-edge-with-latch trigger—it becomes valid after the signal level has been above the hysteresis range and then goes below the threshold. The trigger remains valid until the acquisition is complete.



Figure 19: Falling slope, latched duration, edge initialization

#### Digital-pattern trigger

The digital pattern trigger is an expanded digital-trigger that starts collecting data when a 1 to 16-bit digital pattern—that you define with *pattern* and *mask* parameters—matches the bit pattern on the digital input connector.

This type of trigger is useful when trying to capture noise, vibrations, or some other physical disturbance that occurs at a particular point in a digitally-sequenced process, such as a relay-logic-control system.

Two parameters control this trigger operation—the *condition* and the *mask*.

- The *polarity* parameter allows the following choices:
  - Rising edge/high level (equal to)—Triggers when there is an exact pattern matches of "1s" and "0s" between the compared patterns.
  - o **Falling edge/low level (not equal to)**—Triggers on any change of "1s" and "0s" between two patterns that previously matched.
- The *mask* parameter can set any of the input bits to "don't care" (X), which excludes that bit from the polarity comparison.

### Digital input and output terminals

You can connect up to 16 digital inputs to the LGR-5327. Each digital input is electrically isolated from the host PC and from the LGR-5327's analog and counter circuits.

You can configure these inputs to detect events based on change of state or pattern recognition. These are the same bits used for a digital pattern trigger (see the "Digital-pattern trigger" section above)

The digital inputs have a wide input voltage range of 0 to +30 V.

The digital output is an alarm implemented as a single Form C relay on the **NC** (normally closed), **COM** (common), and **NO** (normal open) screw terminals.

You can configure the relay to energize when the trigger condition is met and data is being recorded.

#### Always use the IGND screw terminals with digital inputs

Because the LGR-5327 digital inputs are electrically isolated from the device's analog and digital I/O circuitry, always use the IGND (isolated ground) screw terminals as the ground return for digital inputs.

### Counter input terminals and modes

The LGR-5327 supports the following counter input modes:

- Counter (general event counting)
- Period counting
- Pulse width counting
- Edge-to-edge timing
- 1X, 2X, and 4X encoder counting.
- Up/down counting

You can use the Modulo N number and mode with all of the counter modes listed to determine how the counter behaves when it reaches the *modulo* number you set.

The LGR-5327 can read counter inputs as part of a digital scan group.

When read as part of a scan, the count of each channel's counter is set to 0 and latched at the beginning of the synchronous acquisition. Each clock pulse (*start-of-scan* signal) initiates a scan of all channels specified. Each time the LGR-5327 receives a *start-of-scan* signal, the counter values are latched and are available to the device. The values returned during scan period 1 are always zero. The values returned during scan period 2 reflect what happened during scan period 1. The scan period defines the timing resolution. To achieve a higher timing resolution, shorten the scan period.

Counter operation modes are programmable with software. Some modes use the user-configurable *modulo* number. This number does not directly affect the current count, but sets a limit used in some modes to determine counter behavior.

All counter modes use the phase A input. Some modes also make use of the phase B and Index inputs.

Each mode supports additional sub-modes for counter operations. Refer to the discussion of each counter mode in the pages that follow for specific information.

#### **Encoder mode**

The LGR-5327 can simultaneously decode signals from up to four encoders, and supports encoders with 32-bit counters and X1, X2, and X4 count modes.

The LGR-5327 provides Phase A ( $\pm$ ), Phase B ( $\pm$ ), and Index ( $\pm$ ) inputs for each connected encoder (0°, 90°, and zero). Phase A and Phase B are generated at a 90° phase shift with respect to each other.

The LGR-5327 uses Phase A and B signals are used to determine:

- System position (counts)
- Velocity (counts per second)
- Direction of rotation (B leading or lagging A)

You can program the Index signal to gate, latch the current count, or clear/reload the counter with the *modulo* number.

You can use the Index signal to establish an absolute reference position within one count of the encoder rotation (360°).

Each input can be debounced from 500 ns to 25.5 ms (total of 16 selections) to eliminate extraneous noise, or switch induced transients. Encoder input signals must be within -12 V to +12 V, and the switching threshold is 200 mV differential, or 200 mV above 3.0 V and 50 mV<sub>typical</sub> hysteresis. Refer to Debounce mode on page 24 for additional information.

The following options provide different levels of accuracy with respect to the encoder position:

#### Encoder mode options

| Encoder mode | Description                                                                                                                                                                          |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1X           | Counts rising edges on phase A. In 1X mode the encoder position is accurate to within 360° ÷ encoder count (for example, if using a 512-count encoder, accuracy would be 360° ÷ 512) |
| 2X           | Counts rising edges and falling edges on phase A. In 2X mode the encoder position has double accuracy $(360^{\circ} \div (encoder\ count\ *\ 2))$ .                                  |
| 4X           | Count rising and falling edges on both phase A and phase B. In 4X mode the encoder position has quadruple accuracy $(360^{\circ} \div (encoder\ count\ *\ 4))$ .                     |

#### Modulo mode options (Encoder mode)

| Modulo mode | Description                                                                                                                                                                                                                                                                                                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rollover    | Counting up: When the maximum count (specified by the <i>modulo</i> number) is reached, the counter rolls over to 0 and continues counting up.  Counting down: When the count reaches 0, the counter rolls over to the maximum count (specified by the <i>modulo</i> number) and continues counting down.   |
| Range limit | When counting up: The counter stops when the maximum count (specified by the <i>modulo</i> number) is reached. Counting resumes if direction reverses or counter clears.  When counting down: The counter will count down to 0 and then stop. Counting resumes if direction reverses or the counter clears. |
| Non-recycle | The counter is disabled if a count overflow or underflow occurs or the <i>modulo</i> number is reached. A clear command (via software or Index input) is required to re-enable the counter.                                                                                                                 |

Some Encoder mode options are specific to the Index signal. These modes are explained below.

#### Index input mode options (Encoder mode)

| Index mode | Description                                                                                                                                                                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No-Op      | Ignore the counter index.                                                                                                                                                                                                                                                                |
| Clear      | Reloads the count with the modulo number when The counter clears on the rising or falling edge (software programmable) of the Index signal. Clear/reload mode allows the Index signal to clear the counter counting up and reload the count with the modulo number with encoder counting |
| Gate       | Use the Index signal to gate the counter.                                                                                                                                                                                                                                                |
| Latching   | Use the Index signal to latch the counter.                                                                                                                                                                                                                                               |

#### Counter mode

You can use the LGR-5327 as a high-speed pulse counter for general counting applications.

Each counter is a 32-bit counter, and accepts frequency inputs up to 10 MHz.

In counter mode, phase A is the primary counter input. You can use phase B to set the count direction in up/down counting. Use the Index input to gate, latch, or decrement the counter.

The LGR-5327 reads counter inputs synchronously as part of the scan list, and supports the following options in counter mode:

#### Counter mode options

| Counter mode  | Description                                                                                                 |
|---------------|-------------------------------------------------------------------------------------------------------------|
| Totalize      | General pulse counter.                                                                                      |
| Clear on read | The counter clears after each synchronous read. The counter value is latched and returned before it clears. |

|  | Modulo mode o | ptions ( | (Counter mode) |
|--|---------------|----------|----------------|
|--|---------------|----------|----------------|

| Counter mode | Description                                                                                                                                                                                                                                                                                                           |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Range limit  | When counting up: The counter stops when the maximum count (specified by the <i>modulo</i> number) is reached. Counting resumes if the direction reverses or the counter reloads.  When counting down: The counter will count down to 0 and then stop. Counting resumes if direction reverses or the counter reloads. |
| Non-recycle  | The counter is disabled if a count overflow or underflow occurs or the <i>modulo</i> number is reached. A clear command (via software or Index input) is required to re-enable the counter.                                                                                                                           |
| Up/down      | Up/down counting mode uses phase A as the pulse source and phase B as the direction. The counter counts up when phase B=1 (high), and counts down when phase B=0 (low).                                                                                                                                               |
| Modulo-N     | Sets the specified <i>modulo</i> number used by the counter mode options explained in this table.                                                                                                                                                                                                                     |

Some counter mode options are specific to the Index signal. These modes are explained in the following table.

#### Index input mode options (counter mode)

| Index mode | Description                                                                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Gating     | Gating mode allows the Index input to gate the counter. The counter is enabled when the Index signal is high. When the Index signal is low, the counter is disabled, but holds the count value. |
| Latching   | Latching mode allows the Index signal to latch the count.                                                                                                                                       |
| Decrement  | Decrement mode allows the Index signal to decrement the counter.                                                                                                                                |

#### Period measurement mode

Use period mode to measure the period of a signal at a counter channel's phase A input. You can measure 1X, 10X, 100X or 1000X periods, 16-bit or 32-bit values. Four resolutions are available—to 20 ns, 20 ns,  $2\mu$ s, or 20  $\mu$ s. All period measurement mode options are software-selectable. The LGR-5327 uses the 50 MHz system clock as the timing source. The LGR-5327 measures periods from sub-microsecond to many seconds.

The LGR-5327 reads counter channel inputs synchronously using period mode.

#### Pulse width measurement mode

Use pulse width mode to measure the time from the rising edge to the falling edge--or vice versa--on a signal on a phase A counter input. Four resolutions are available (20 ns, 200 ns, 2  $\mu$ s, or 20  $\mu$ s). All pulse width measurement mode options are software selectable. The LGR-5327 uses the 50 MHz system clock as the timing source. Pulse widths from sub-microsecond to many seconds can be measured.

The LGR-5327 reads counter channel inputs synchronously using pulse width mode.

#### Timing measurement mode

Measures the time from a rising or falling edge on phase A to a rising or falling edge on the Index inputs.

#### **Debounce mode**

The LGR-5327 has debounce circuitry, which eliminates switch-induced transients that are typically associated with electromechanical devices including relays, proximity switches, and encoders.

All debounce options are software selectable. You can select a debounce time, debounce mode, and rising-edge or falling-edge sensitivity. The LGR-5327 can debounce each channel with 16 programmable debounce times in the range of 500 ns to 25.5 ms.

Two debounce modes (*trigger after stable* and *trigger before stable*) and a debounce bypass are shown in Figure 20. The signal from the buffer can be inverted before it enters the debounce circuitry. The inverter makes the input rising-edge or falling-edge sensitive.



Figure 20. Debounce block diagram

Edge selection is available with or without debounce. In this case, the debounce time setting is ignored and the input signal goes straight from the inverter or inverter bypass to the counter module.

The two debounce modes are *trigger after stable* and *trigger before stable*. In either mode, the selected debounce time determines how fast the signal can change and still be recognized.

#### Trigger after stable mode

In the *trigger after stable* mode, the output of the debounce module does not change state until a period of stability has been achieved. This means that the input has an edge, and then must be stable for a period of time equal to the debounce time. Refer to Figure 21.



Figure 21. Trigger after stable mode

T1 through T5 indicate time periods. In *trigger after stable* mode, in order for that edge to be accepted (passed through to the counter module), the input signal to the debounce module is required to have a period of stability after an incoming edge. For this example, the debounce time is equal to T2 and T5.

- T1—In Figure 21, the input signal goes high at the beginning of time period T1, but never stays high for a period of time equal to the debounce time setting (equal to T2 for this example.)
- T2—At the end of time period T2, the input signal has transitioned high and stayed there for the required amount of time—therefore the output transitions high. If the input signal does not stabilize in the high state long enough, no transition would have appeared on the output, and the entire disturbance on the input would have been rejected.
- T3—During time period T3, the input signal remained steady. No change in output is seen.
- T4—During time period T4, the input signal has more disturbances and does not stabilize in any state long enough. No change in the output is seen.
- T5—At the end of time period T5, the input signal has transitioned low and stayed there for the required amount of time—therefore the output goes low.

#### Trigger before stable mode

In the *trigger before stable* mode, the output of the debounce module immediately changes state, but does not change again until a period of stability has passed. For this reason, you can use this mode to detect glitches. Refer to Figure 22.



Figure 22. Trigger before stable mode

"T1" through "T5" in Figure 22 indicates time periods:

- T1—The input signal is low for the debounce time (equal to T1); therefore, when the input edge arrives at the end of time period T1, it is accepted and the output (of the debounce module) goes high. Note that a period of stability must precede the edge in order for the edge to be accepted.
- T2—During time period T2, the input signal is not stable for a length of time equal to T1 (the debounce time setting for this example.) Therefore, the output stays "high" and does not change state during time period T2.
- T3—During time period T3, the input signal is stable for a time period equal to T1, meeting the debounce requirement. The output is held at the high state. This is the same state as the input.
- T4—At anytime during time period T4, the input can change state. When this happens, the output will also change state. At the end of time period T4, the input changes state, going low, and the output follows this action [by going low].
- T5—During time period T5, the input signal again has disturbances that cause the input to not meet the debounce time requirement. The output does not change state.
- T6—After time period T6, the input signal has been stable for the debounce time and therefore any edge on the input after time period T6 is immediately reflected in the output of the debounce module.

#### Debounce mode comparisons

Figure 23 shows how the two modes interpret the same input signal, which exhibits glitches. Notice that the *trigger before stable* mode recognizes more glitches than the *trigger after stable* mode. Use the **bypass** option to achieve maximum glitch recognition.



Figure 23. Example of two debounce modes interpreting the same signal

Set the debounce time according to the amount of instability expected in the input signal. Setting a debounce time that is too short may result in unwanted glitches clocking the counter. Setting a debounce time that is too long may result in an input signal being rejected entirely. Some experimentation may be required to find the appropriate debounce time for a particular application.

To see the effects of different debounce time settings, view the analog waveform along with the counter output. You can do this by connecting the source to an analog input.

Use *trigger before stable* mode when the input signal has groups of glitches and each group is to be counted as one. The *trigger before stable* mode recognizes and counts the first glitch within a group, but rejects the subsequent glitches within the group if the debounce time is set accordingly. Set the debounce time to encompass one entire group of glitches, as shown in Figure 24.



Figure 24. Optimal debounce time for trigger before stable mode

*Trigger after stable* mode behaves more like a traditional debounce function: rejecting glitches and only passing state transitions after a required period of stability. Use *Trigger after stable* with electromechanical devices like encoders and mechanical switches to reject switch bounce and disturbances due to a vibrating encoder that is not otherwise moving. The debounce time should be set short enough to accept the desired input pulse, but longer than the period of the undesired disturbance, as shown in Figure 25.



Figure 25. Optimal debounce time for trigger after stable mode

# **Mechanical drawings**



Figure 26. Circuit board dimensions



Figure 27. Housing dimensions

# **Specifications**

All specifications are subject to change without notice. Typical for 25 °C unless otherwise specified. Specifications in *italic text* are guaranteed by design.

### **Analog input**

Table 1. Analog input specifications

| Parameter                      | Condition                                         | Specification                                         |  |
|--------------------------------|---------------------------------------------------|-------------------------------------------------------|--|
| A/D converter                  |                                                   | 16-bit successive approximation type                  |  |
| Input ranges                   | Software selectable per channel                   | ±30 V, ±10 V, ±5 V, ±1 V                              |  |
| Number of channels             |                                                   | 8 differential/16 single-ended, software configurable |  |
| Input configuration            |                                                   | Multiplexed                                           |  |
| Absolute maximum input voltage | CHx_x to AGND                                     | ±38 V maximum(power on and power off)                 |  |
| Input impedance                | ±30 V range                                       | 1 $M\Omega$ (power ON)<br>1 $G\Omega$ (power OFF)     |  |
|                                | ±10 V, ±5 V, ±1 V range                           | 10 GΩ (power ON)<br>1 GΩ (power OFF)                  |  |
| Input leakage current          |                                                   | ±100 pA                                               |  |
| Input capacitance              | ±30 V range                                       | 90 pf                                                 |  |
|                                | ±10 V, ±5 V, ±1 V ranges                          | 55 pf                                                 |  |
| Maximum working voltage        | ±30 V range                                       | ±30.05 V                                              |  |
| (signal+ common mode)          | ±10 V, ±5 V, ±1 V ranges                          | ±10.2 V                                               |  |
| Common mode rejection ratio    | $fin = 60 \text{ Hz}, \pm 30 \text{V ranges}$     | 65 dB minimum                                         |  |
|                                | fin = 60 Hz, all other ranges                     | 75 dB minimum                                         |  |
| Crosstalk                      | DC to 25 kHz, adjacent differential mode channels | -80 dB                                                |  |
| ADC resolution                 |                                                   | 16 bits                                               |  |
| Input bandwidth (–3 dB)        | All input ranges                                  | 450 kHz minimum                                       |  |
| Input coupling                 |                                                   | DC                                                    |  |
| Maximum sampling rate          |                                                   | 200 kHz                                               |  |
| A/D pacing sources             |                                                   | See input sequencer section                           |  |
| Warm up time                   |                                                   | 30 minutes, minimum                                   |  |
| Absolute accuracy              | All ranges                                        | 0.07% FSR                                             |  |
| Noise                          | Differential mode                                 | 2 LSB rms                                             |  |

- Note 1: Unused analog input channels can either be left floating or tied to an AGND pin.
- **Note 2:** When using the  $\pm 30$ V input range, keep source impedance and source capacitance as small as possible to minimize settling time, gain and bandwidth errors.
- Note 3: When connecting differential inputs to floating voltage sources in the  $\pm 10$  V,  $\pm 5$  V,  $\pm 1$  V ranges, the user must provide a DC return path from each differential input to ground. To do this, simply connect a resistor from each of the differential inputs to AGND. A value of approximately  $100 \text{ k}\Omega$  can be used for most applications. The  $\pm 30$  V input range incorporates an input resistor attenuator network, which eliminates the need for external bias return compensation resistors.
- **Note 4:** The AGND, GND and ENC- pins are tied together internally. These grounds are electrically isolated from the EGND (earth ground) pin.

# **Analog input calibration**

Table 2. Analog input calibration specifications

| Parameter            | Specifications             |
|----------------------|----------------------------|
| Calibration method   | Factory calibration        |
| Calibration interval | 1 year, factory calibrated |

# **External clock input**

Table 3. External clock I/O specifications

| Parameter           | Condition    | Specification                                            |
|---------------------|--------------|----------------------------------------------------------|
| External clock I/O  |              | PACER (pin 75), software programmable as input or output |
| Input high voltage  |              | 2.2 V maximum                                            |
| Input low voltage   |              | 0.6 V minimum                                            |
| Output high voltage | IOH = -8  mA | 3.8 V minimum                                            |
| Output low voltage  | IOL = 8 mA   | 0.4 V maximum                                            |
| Pacer rate          |              | 200 kHz maximum                                          |
| Minimum pulse width |              | 2.5 us minimum                                           |

# Input sequencer

Table 4. Input sequencer specifications

| Parameter                   | Specifications                                                                                                                   |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Pacer clock sources: two    | Internal: From 5 μs to 85.9 s in 20 ns steps                                                                                     |
|                             | External (PACER): 5 μs minimum                                                                                                   |
| Programmable parameters     | <ul> <li>Channel type (differential analog, single ended analog, counter, digital input)</li> </ul>                              |
| per scan                    | ■ Channel number (random order)                                                                                                  |
|                             | <ul> <li>Gain (any channel specified with a ±30 V range cannot be specified with any other<br/>range in the sequence)</li> </ul> |
| Depth                       | 512 locations                                                                                                                    |
| Pacer interval              | 5 μs minimum (200 kHz maximum pacer rate)                                                                                        |
| Channel to channel sampling | • 5 μs, fixed (analog inputs)                                                                                                    |
| period (scan clock)         | <ul> <li>All specified digital channels (counters, digital inputs) are sampled simultaneously at</li> </ul>                      |
|                             | the beginning of the pacer interval.                                                                                             |

# **Triggering**

Table 5. Triggering specifications

| Parameter                        | Condition                           | Specification                                                                                                      |
|----------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Mode                             | External digital via DTRIG (pin 76) | Software configurable for rising or falling edge.                                                                  |
|                                  | External analog via ATRIG (pin 78)  | See Table 6                                                                                                        |
|                                  | Multi-channel analog                | Level-sensitive based on acquired data. Up to 16 channels may be used as independent trigger sources.              |
|                                  | Digital pattern trigger             | Trigger when a user-defined 1 to 16 bit digital pattern is matched on the DIN0-DIN15 pins. Programmable mask bits. |
| External digital trigger latency | Non-pretrigger acquisition          | 100 ns typical, 1 μs maximum                                                                                       |
|                                  | Pretrigger acquisition              | 1 scan period maximum                                                                                              |
| External trigger pulse width     |                                     | 1 μs minimum                                                                                                       |
| Internal trigger latency         |                                     | 2* (1/per-channel sample rate)                                                                                     |

# External analog trigger

Table 6. External trigger specifications

| Parameter                      | Conditions       | Specification                                  |
|--------------------------------|------------------|------------------------------------------------|
| External analog trigger source |                  | ATRIG input (pin 78)                           |
| Analog trigger input ranges    |                  | ±30 V, ±10 V, software selectable              |
| Absolute maximum input voltage | ATRIG_IN to AGND | ±38 V maximum (power on and power off)         |
| Input impedance                | ±30V range       | I MΩ (power ON/OFF)                            |
|                                | ±10V range       | $10~G\Omega$ (power ON)                        |
|                                |                  | 1 $G\Omega$ (power OFF)                        |
| Trigger modes                  |                  | Configurable for:                              |
|                                |                  | <ul> <li>Positive or negative slope</li> </ul> |
|                                |                  | ■ Level                                        |
| Trigger/Hysteresis resolution  |                  | 12 bits, 1 in 4096                             |
| Trigger/Hysteresis levels      |                  | $\pm 10V/4096$ or $\pm 30V/4096$ , software    |
|                                |                  | configurable                                   |
| Trigger/Hysteresis accuracy    |                  | ±2% of reading, ±50 mV offset                  |
| Latency                        |                  | 1.5 μs                                         |
| Full power bandwidth (–3 dB)   |                  | 1 MHz                                          |

# **Digital input**

Table 7. Digital input specifications

| Parameter                                  | Specification                                                                   |
|--------------------------------------------|---------------------------------------------------------------------------------|
| Number of inputs                           | 16 channels                                                                     |
| Input voltage range                        | 0 to +28 V                                                                      |
| Input type                                 | TTL                                                                             |
| Input characteristics                      | 47 kΩ pull-down resistor, 39.2 kΩ series resistor                               |
| Maximum input voltage level                | +32 V (power on/off)                                                            |
| Minimum high level input voltage threshold | 2.0 V maximum                                                                   |
| Maximum low level input voltage threshold  | 0.8 V minimum                                                                   |
| Event logging                              | Change of state, pattern recognition. Event time stamped using real time clock. |

# **Digital output**

Table 8. Digital output specifications

| Parameter                   | Specification                              |  |
|-----------------------------|--------------------------------------------|--|
| Number of outputs           | 1                                          |  |
| Type                        | Mechanical relay, NEC ED2/EF2 series       |  |
| Relay configuration         | 1 Form C                                   |  |
| Relay contact resistance    | 0.075 Ω                                    |  |
| Relay contact operate time  | 3 mS (excluding bounce)                    |  |
| Relay contact release time  | 2 ms (excluding bounce)                    |  |
| Relay insulation resistance | 1000 MΩ at 500 VDC                         |  |
| Relay contact ratings       | Maximum switching voltage: 220 VDC/250 VAC |  |
|                             | Maximum switching current: 1.0 A           |  |
|                             | Maximum carrying current: 2.0 A            |  |

### **Fault tolerance**

Table 9. Fault condition behavior

| Condition                     | Behavior                                                                                                                                                                                                      |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power loss                    | <ul> <li>Volatile memory data loss (internal memory)</li> <li>Data loss if data being written to non-volatile storage. MCC cannot guarantee integrity of existing data on storage device. (Note 5)</li> </ul> |
| Unexpected removal of SD card | <ul> <li>Data loss if data being written to non-volatile storage. MCC cannot guarantee<br/>integrity of existing data on storage device. (Note 5)</li> </ul>                                                  |
| Power on after fault          | Unit will restart with existing configuration.                                                                                                                                                                |

**Note 5:** Solid-state memory devices behave differently under fault conditions. MCC cannot guarantee the integrity of data, both new and existing, in the event of power loss, unexpected media removal, or similar actions.

# Counters

Table 10. Counter specifications

| Parameter                        | Condition    | Specification                                                                                                                                                                                                                                                                        |
|----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Counter type                     |              | Quadrature (x1, x2, x4)                                                                                                                                                                                                                                                              |
| Number of channels               |              | 4                                                                                                                                                                                                                                                                                    |
| Inputs                           |              | Phase A+/A-, Phase B+/B-, Index +/-                                                                                                                                                                                                                                                  |
| Resolution                       |              | Fixed 32-bit or as sized by the modulo register.                                                                                                                                                                                                                                     |
| Count Modes                      |              | Quadrature counting                                                                                                                                                                                                                                                                  |
|                                  |              | Up/down counting                                                                                                                                                                                                                                                                     |
|                                  |              | Period/frequency counting                                                                                                                                                                                                                                                            |
|                                  |              | Modulo-N                                                                                                                                                                                                                                                                             |
| Debounce times (programmable)    |              | 16 steps from 500 ns to 25 ms; positive or negative edge sensitive; glitch detect mode or de-bounce mode                                                                                                                                                                             |
| Time-base accuracy               |              | 50 ppm                                                                                                                                                                                                                                                                               |
| Receiver type                    |              | Quad differential receiver                                                                                                                                                                                                                                                           |
| Configuration                    |              | Each channel consists of Phase A input, Phase B input and Index input; each input switch selectable as single-ended or differential                                                                                                                                                  |
| Differential                     |              | <ul> <li>Phase A, Phase B and Index (+) inputs at user connector routed to (+) inputs of differential receiver.</li> <li>Phase A, Phase B and Index (-) inputs at user connector routed to (-) inputs of differential receiver.</li> </ul>                                           |
| Single-ended                     |              | <ul> <li>Phase A, Phase B and Index (+) inputs at user connector routed to (+) inputs of differential receiver.</li> <li>Phase A, Phase B and Index (-) inputs at user connector routed to ground.</li> <li>(-) inputs of differential receiver routed to +3 V reference.</li> </ul> |
| Common mode input voltage range  |              | ±12 V maximum                                                                                                                                                                                                                                                                        |
| Differential input voltage range |              | ±12 V maximum                                                                                                                                                                                                                                                                        |
| Input sensitivity                |              | ±200 mV                                                                                                                                                                                                                                                                              |
| Input hysteresis                 |              | 50 mV typical                                                                                                                                                                                                                                                                        |
| Input impedance                  |              | 12 kΩ minimum                                                                                                                                                                                                                                                                        |
| Absolute maximum input voltage   | Differential | ±14 V maximum                                                                                                                                                                                                                                                                        |

# **Device configuration**

Table 11. Configuration

| Parameter                 | Specification                     |
|---------------------------|-----------------------------------|
| Local                     | Host PC over USB                  |
| Remote                    | Via configuration file on SD card |
| Configuration file format | Binary                            |

# **Controls/indicators**

Table 12. Controls/indicators

| Parameter                | Specification                                                                                               |
|--------------------------|-------------------------------------------------------------------------------------------------------------|
| LOAD button              | Loads a configuration from the SD card/enters USB boot loader (hold while applying power)                   |
| SAVE button              | Saves configuration to the SD card                                                                          |
| START button             | Starts an acquisition                                                                                       |
| TRIG/EVENT button        | Forces a trigger/logs an event                                                                              |
| IND button               | Turns LED indicators on/off in 3 steps: All on – Top indicators only – All off                              |
| Reset button             | Resets the device                                                                                           |
| SD ACT indicator         | Indicates SD card read/write activity                                                                       |
| SD STAT indicator        | Indicates SD card/device error condition if blinking                                                        |
| LOG indicator            | Indicates acquisition in progress                                                                           |
| TRIG indicator           | Indicates trigger occurred                                                                                  |
| EVENT indicator          | Flashes when an event is logged or configuration is loaded or saved                                         |
| Power indicator          | (Top LED on case end.) Indicates power is good and device is ready                                          |
| USB indicator            | (Bottom LED on case end.) Indicates USB connection is active; blinks off for USB activity.                  |
| Analog input indicators  | Indicates corresponding analog input is in the acquisition                                                  |
| Digital input indicators | Indicates presence of a voltage at the corresponding digital input pin (not necessarily a high logic level) |
| Digital output indicator | Indicates relay state                                                                                       |
| Counter input indicators | Indicates corresponding counter activity                                                                    |

# **Data Memory**

Table 13. Data Memory

| Parameter                 | Specification                                            |  |  |
|---------------------------|----------------------------------------------------------|--|--|
| Supported removable media | Secure Digital (SD), Secure Digital High Capacity (SDHC) |  |  |
| Data file format          | Binary. Data time stamped using real time clock.         |  |  |

#### **Power**

Table 14. Power specifications

| Parameter             | Condition                                                                                                   | Specification                  |  |  |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|
| External power input  |                                                                                                             | PWR+ (pin 73)/PWR- (pin 74)    |  |  |  |
|                       |                                                                                                             | +9 VDC minimum                 |  |  |  |
|                       |                                                                                                             | +30 VDC maximum                |  |  |  |
| External power supply |                                                                                                             | +9 VDC minimum                 |  |  |  |
|                       |                                                                                                             | +30 VDC maximum                |  |  |  |
| Power supply fuse     | 0157002.DRT Littelfuse 2A NANO <sup>2®</sup> Slo-Blo <sup>®</sup> Subminiature surface mount fuse           |                                |  |  |  |
| Power supply current  | +9 VDC input, continuous logging mode                                                                       | 405 mA typical, 655 mA maximum |  |  |  |
|                       | +30 VDC input, continuous logging mode                                                                      | 165 mA typical, 220 mA maximum |  |  |  |
| Encoder supply        | to 42.4 V <sub>pk</sub> (50 V <sub>DC</sub> ) @ 2 A                                                         |                                |  |  |  |
|                       | protecting against reverse polarity.                                                                        |                                |  |  |  |
| Encoder supply fuse   | <u>0157002.DRT.</u> - Littelfuse 2A NANO <sup>2®</sup> Slo-Blo <sup>®</sup> Subminiature Surface Mount Fuse |                                |  |  |  |

**Note 6:** The AGND, GND and ENC– pins are tied together internally. These grounds are electrically isolated from the EGND (earth ground) pin.

# **Chassis ground**

Table 15. Chassis ground specifications

| Parameter        | Specification                                                                                   |  |  |
|------------------|-------------------------------------------------------------------------------------------------|--|--|
| Number of inputs | Single terminal EGND (pin 80)                                                                   |  |  |
| Isolation method | $10 \text{ nF}/1000 \text{ V}$ ceramic capacitor in parallel with $1 \text{ M}\Omega$ resistor. |  |  |

**Note 7:** The EGND pin is isolated from the measurement and I/O circuits. The EGND pin should only be used to connect the LGR-5327 to a local chassis ground connection and should not be used as a return path for any of the analog or digital I/O.

### **USB** specifications

Table 16. USB specifications

| Parameter                            | Specification                             |  |
|--------------------------------------|-------------------------------------------|--|
| USB device type USB 2.0 (full-speed) |                                           |  |
| USB device compatibility             | USB 1.1, 2.0                              |  |
| USB cable length 3 meters maximum.   |                                           |  |
| USB cable type                       | A-B cable, UL type AWM 2527 or equivalent |  |

### **Environmental**

Table 17. Environmental specifications

| Parameter Specification     |                         |
|-----------------------------|-------------------------|
| Operating temperature range | 0 to 55 °C              |
| Storage temperature range   | −40 to 85 °C            |
| Humidity                    | 0 to 90% non-condensing |

#### Mechanical

Table 18. Mechanical specifications

| Parameter                    | Specification                                                                |  |  |
|------------------------------|------------------------------------------------------------------------------|--|--|
| Dimensions                   | 9.5" L x 5.0" W x 1.75" H                                                    |  |  |
| Mechanical shock (operating) | ■ 50 g, 3 ms half sine                                                       |  |  |
|                              | ■ 30 g, 11 ms half sine                                                      |  |  |
|                              | Three hits per face for a total of 18 hits (18 hits at 50 g, 18 hits at 30 g |  |  |
|                              | Test procedure: IEC 60068-2-27                                               |  |  |
| Random vibration (operating) | 10-500 Hz: 5 g <sub>rms</sub>                                                |  |  |
|                              | Test time: 100 minutes/axis                                                  |  |  |
|                              | Test procedure: IEC 60068-2-64                                               |  |  |

## Screw terminal connector type

Table 19. Screw terminal connector specifications

| Connector type   | Detachable type  |
|------------------|------------------|
| Wire gauge range | 16 AWG to 30 AWG |

### **Screw terminal pinout**

Table 20. 8-channel differential mode pinout

| Pin | Signal name | Pin description      | Pin | Signal name | Pin description               |
|-----|-------------|----------------------|-----|-------------|-------------------------------|
| 1   | CH0H        | Channel 0 HI         | 96  | AGND        | Analog ground                 |
| 2   | AGND        | Analog ground        | 95  | CH7L        | Channel 7 LO                  |
| 3   | CH0L        | Channel 0 LO         | 94  | AGND        | Analog ground                 |
| 4   | AGND        | Analog ground        | 93  | CH7H        | Channel 7 HI                  |
| 5   | CH1H        | Channel 1 HI         | 92  | AGND        | Analog ground                 |
| 6   | AGND        | Analog ground        | 91  | CH6L        | Channel 6 LO                  |
| 7   | CH1L        | Channel 1 LO         | 90  | AGND        | Analog ground                 |
| 8   | AGND        | Analog ground        | 89  | CH6H        | Channel 6 HI                  |
| 9   | CH2H        | Channel 2 HI         | 88  | AGND        | Analog ground                 |
| 10  | AGND        | Analog ground        | 87  | CH5L        | Channel 5 LO                  |
| 11  | CH2L        | Channel 2 LO         | 86  | AGND        | Analog ground                 |
| 12  | AGND        | Analog ground        | 85  | CH5H        | Channel 5 HI                  |
| 13  | СНЗН        | Channel 3 HI         | 84  | AGND        | Analog ground                 |
| 14  | AGND        | Analog ground        | 83  | CH4L        | Channel 4 LO                  |
| 15  | CH3L        | Channel 3 LO         | 82  | AGND        | Analog ground                 |
| 16  | AGND        | Analog ground        | 81  | CH4H        | Channel 4 HI                  |
|     |             |                      |     |             |                               |
| 17  | ENC+        | Encoder power output | 80  | EGND        | Chassis ground                |
| 18  | 0PHA+       | PHASE0A+ input       | 79  | AGND        | Analog ground                 |
| 19  | 0PHA-       | PHASE0A- input       | 78  | ATRIG       | Analog trigger input          |
| 20  | 0PHB+       | PHASE0B+ input       | 77  | GND         | Digital ground                |
| 21  | 0PHB-       | PHASE0B- input       | 76  | DTRIG       | Digital trigger               |
| 22  | 0IDX+       | INDEX0+ input        | 75  | PACER       | Pacer I/O                     |
| 23  | 0IDX-       | INDEX0- input        | 74  | PWR-        | Input ground                  |
| 24  | ENC-        | Encoder ground       | 73  | PWR+        | Input power                   |
| 25  | ENC+        | Encoder power output | 72  | NC          | Relay normally closed contact |
| 26  | 1PHA+       | PHASE1A+ input       | 71  | COM         | Relay common contact          |
| 27  | 1PHA-       | PHASE1A- input       | 70  | NO          | Relay normally open contact   |
| 28  | 1PHB+       | PHASE1B+ input       | 69  | ENC-I       | Encoder ground                |
| 29  | 1PHB-       | PHASE1B- input       | 68  | ENC+I       | Encoder power input           |
| 30  | 1IDX+       | INDEX1+ input        | 67  | GND         | Digital ground                |
| 31  | 1IDX-       | INDEX1- input        | 66  | GND         | Digital ground                |
| 32  | ENC-        | Encoder ground       | 65  | GND         | Digital ground                |
|     |             | 3                    |     |             | 3 44 3 44                     |
| 33  | ENC+        | Encoder power output | 64  | DIN15       | Digital input 15              |
| 34  | 2PHA+       | PHASE2A+ input       | 63  | DIN14       | Digital input 14              |
| 35  | 2PHA-       | PHASE2A- input       | 62  | DIN13       | Digital input 13              |
| 36  | 2PHB+       | PHASE2B+ input       | 61  | DIN12       | Digital input 12              |
| 37  | 2PHB-       | PHASE2B- input       | 60  | DIN11       | Digital input 11              |
| 38  | 2IDX+       | INDEX2+ input        | 59  | DIN10       | Digital input 10              |
| 39  | 2IDX-       | INDEX2- input        | 58  | DIN9        | Digital input 9               |
| 40  | ENC-        | Encoder ground       | 57  | DIN8        | Digital input 8               |
| 41  | ENC+        | Encoder power output | 56  | DIN7        | Digital input 7               |
| 42  | 3PHA+       | PHASE3A+ input       | 55  | DIN6        | Digital input 6               |
| 43  | 3PHA-       | PHASE3A- input       | 54  | DIN5        | Digital input 5               |
| 44  | 3PHB+       | PHASE3B+ input       | 53  | DIN4        | Digital input 4               |
| 45  | 3PHB-       | PHASE3B- input       | 52  | DIN3        | Digital input 3               |
| 46  | 3IDX+       | INDEX3+ input        | 51  | DIN2        | Digital input 2               |
| 47  | 3IDX-       | INDEX3- input        | 50  | DIN1        | Digital input 1               |
| 48  | ENC-        | Encoder ground       | 49  | DIN0        | Digital input 0               |
| 70  | 2.10        | Enough ground        | 73  | 21110       | Digital ilipat o              |

Table 21. 16-channel single-ended mode pinout

| Pin | Signal name | Pin description      | Pin  | Signal name  | Pin description               |
|-----|-------------|----------------------|------|--------------|-------------------------------|
| 1   | CH0         | Channel 0            | 96   | AGND         | Analog ground                 |
| 2   | AGND        | Analog ground        | 95   | CH15         | Channel 15                    |
| 3   | CH8         | Channel 8            | 94   | AGND         | Analog ground                 |
| 4   | AGND        | Analog ground        | 93   | CH7          | Channel 7                     |
| 5   | CH1         | Channel 1            | 92   | AGND         | Analog ground                 |
| 6   | AGND        | Analog ground        | 91   | CH14         | Channel 14                    |
| 7   | CH9         | Channel 9            | 90   | AGND         | Analog ground                 |
| 8   | AGND        | Analog ground        | 89   | CH6          | Channel 6                     |
| 9   | CH2         | Channel 2            | 88   | AGND         | Analog ground                 |
| 10  | AGND        | Analog ground        | 87   | CH13         | Channel 13                    |
| 11  | CH10        | Channel 10           | 86   | AGND         | Analog ground                 |
| 12  | AGND        | Analog ground        | 85   | CH5          | Channel 5                     |
| 13  | CH3         | Channel 3            | 84   | AGND         | Analog ground                 |
| 14  | AGND        | Analog ground        | 83   | CH12         | Channel 12                    |
| 15  | CH11        | Channel 11           | 82   | AGND         | Analog ground                 |
| 16  | AGND        | Analog ground        | 81   | CH4          | Channel 4                     |
|     |             |                      |      |              |                               |
| 17  | ENC+        | Encoder power output | 80   | EGND         | Chassis ground                |
| 18  | 0PHA+       | PHASE0A+ input       | 79   | AGND         | Analog ground                 |
| 19  | 0PHA-       | PHASE0A- input       | 78   | ATRIG        | Analog trigger input          |
| 20  | 0PHB+       | PHASE0B+ input       | 77   | GND          | Digital ground                |
| 21  | 0PHB-       | PHASE0B- input       | 76   | DTRIG        | Digital trigger               |
| 22  | 0IDX+       | INDEX0+ input        | 75   | PACER        | Pacer I/O                     |
| 23  | 0IDX-       | INDEX0- input        | 74   | PWR-         | Input ground                  |
| 24  | ENC-        | Encoder ground       | 73   | PWR+         | Input power                   |
| 25  | ENC+        | Encoder power output | 72   | NC           | Relay normally closed contact |
| 26  | 1PHA+       | PHASE1A+ input       | 71   | COM          | Relay common contact          |
| 27  | 1PHA-       | PHASE1A- input       | 70   | NO           | Relay normally open contact   |
| 28  | 1PHB+       | PHASE1B+ input       | 69   | ENC-I        | Encoder ground                |
| 29  | 1PHB-       | PHASE1B- input       | 68   | ENC+I        | Encoder power input           |
| 30  | 1IDX+       | INDEX1+ input        | 67   | GND          | Digital ground                |
| 31  | 1IDX-       | INDEX1- input        | 66   | GND          | Digital ground                |
| 32  | ENC-        | Encoder ground       | 65   | GND          | Digital ground                |
|     | Litto       | Ziloodol giodila     | - 00 | CITE         | Digital ground                |
| 33  | ENC+        | Encoder power output | 64   | DIN15        | Digital input 15              |
| 34  | 2PHA+       | PHASE2A+ input       | 63   | DIN14        | Digital input 14              |
| 35  | 2PHA-       | PHASE2A- input       | 62   | DIN13        | Digital input 13              |
| 36  | 2PHB+       | PHASE2B+ input       | 61   | DIN12        | Digital input 12              |
| 37  | 2PHB-       | PHASE2B- input       | 60   | DIN11        | Digital input 11              |
| 38  | 2IDX+       | INDEX2+ input        | 59   | DIN10        | Digital input 10              |
| 39  | 2IDX-       | INDEX2- input        | 58   | DIN9         | Digital input 9               |
| 40  | ENC-        | Encoder ground       | 57   | DIN8         | Digital input 8               |
| 41  | ENC+        | Encoder power output | 56   | DIN7         | Digital input 7               |
| 42  | 3PHA+       | PHASE3A+ input       | 55   | DIN6         | Digital input 6               |
| 43  | 3PHA-       | PHASE3A- input       | 54   | DIN5         | Digital input 5               |
| 44  | 3PHB+       | PHASE3B+ input       | 53   | DIN4         | Digital input 4               |
| 45  | 3PHB-       | PHASE3B- input       | 52   | DIN3         | Digital input 3               |
| 46  | 3IDX+       | INDEX3+ input        | 51   | DIN3         | Digital input 2               |
| 47  | 3IDX+       | INDEX3+ input        | 50   | DIN2<br>DIN1 | Digital input 1               |
| 48  | ENC-        | Encoder ground       | 49   | DIN1         | Digital input 0               |
| 40  | EINO-       | Encoder ground       | 49   | טאווט        | Digital Iliput 0              |

# CE Declaration of Conformity

Manufacturer: Measurement Computing Corporation

Address: 10 Commerce Way

**Suite 1008** 

Norton, MA 02766

**USA** 

Category: Electrical equipment for measurement, control and laboratory use.

Measurement Computing Corporation declares under sole responsibility that the product

#### LGR-5327

to which this declaration relates is in conformity with the relevant provisions of the following standards or other documents:

EC EMC Directive 2004/108/EC: General Requirements, EN 61326-1:2006 (IEC 61326-1:2005).

#### **Emissions:**

- EN 55011 (2007) / CISPR 11(2003): Radiated emissions: Group 1, Class A
- EN 55011 (2007) / CISPR 11(2003): Conducted emissions: Group 1, Class A

Immunity: EN 61326-1:2006, Table 3.

- IEC 61000-4-2 (2001): Electrostatic Discharge immunity.
- IEC 61000-4-3 (2002): Radiated Electromagnetic Field immunity.
- IEC 61000-4-4 (2004): Electric Fast Transient Burst Immunity.
- IEC 61000-4-5 (2001): Surge Immunity.
- IEC 61000-4-6 (2003): Radio Frequency Common Mode Immunity.
- IEC 61000-4-11 (2004): Voltage Interrupts.

To maintain compliance to the standards of this declaration, the following conditions must be met.

- The host computer, peripheral equipment, power sources, and expansion hardware must be CE compliant.
- All I/O cables must be shielded, with the shields connected to ground.
- I/O cables must be less than 3 meters (9.75 feet) in length.
- The host computer must be properly grounded.
- Equipment must be operated in a controlled electromagnetic environment as defined by Standards EN 61326-1:2006, or IEC 61326-1:2005.

Declaration of Conformity based on tests conducted by Chomerics Test Services, Woburn, MA 01801, USA in October, 2009. Test records are outlined in Chomerics Test Report #EMI5475.09. Further testing was conducted by Chomerics Test Services, Woburn, MA. 01801, USA in April, 2010. Test records are outlined in Chomerics Test Report #TR5397.10.

We hereby declare that the equipment specified conforms to the above Directives and Standards.

Carl Haapaoja, Director of Quality Assurance

Callagrage

Measurement Computing Corporation 10 Commerce Way

Suite 1008

Norton, Massachusetts 02766

(508) 946-5100

Fax: (508) 946-9500 E-mail: info@mccdaq.com

www.mccdaq.com