Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
date_generatedMon Oct 12 14:58:39 2015 product_versionVivado v2015.2 (64-bit)
build_version1266856 os_platformWIN64
registration_id210658864_0_0_152 tool_flowVivado
betaFALSE route_designTRUE
target_familyartix7 target_devicexc7a35t
target_packagecsg324 target_speed-1
random_id6d6d38ed-b83c-455f-acb4-cb4cd278da8a project_id56c78a8dcfbe499f8bbd303ba4fe13d2
project_iteration0

user_environment
os_nameMicrosoft Windows 7 , 64-bit os_releaseService Pack 1 (build 7601)
cpu_nameIntel(R) Core(TM) i7-4710MQ CPU @ 2.50GHz cpu_speed2494 MHz
total_processors1 system_ram8.000 GB

vivado_usage
project_data
srcsetcount=3 constraintsetcount=1 designmode=RTL prproject=false
reconfigpartitioncount=0 reconfigmodulecount=0 hdproject=false partitioncount=0
synthesisstrategy=Vivado Synthesis Defaults implstrategy=Vivado Implementation Defaults currentsynthesisrun=synth_1 currentimplrun=impl_1
totalsynthesisruns=2 totalimplruns=2

unisim_transformation
pre_unisim_transformation
bufg=1 fdre=11 gnd=2 ibuf=23
lut2=2 lut3=4 lut4=4 obuf=8
vcc=1 xadc=1
post_unisim_transformation
bufg=1 fdre=11 gnd=2 ibuf=23
lut2=2 lut3=4 lut4=4 obuf=8
vcc=1 xadc=1

placer
usage
lut=5 ff=11 bram36=0 bram18=0
ctrls=2 dsp=0 iob=31 bufg=0
global_clocks=1 pll=0 bufr=0 nets=98
movable_instances=58 pins=270 bogomips=0 effort=2
threads=2 placer_timing_driven=1 timing_constraints_exist=1 placer_runtime=1.101000

ip_statistics
xadc_wiz_v3_0/1
iptotal=1 component_name=xadc_wiz_0 enable_axi=false enable_axi4stream=false
dclk_frequency=100 enable_busy=true enable_convst=false enable_convstclk=false
enable_dclk=true enable_drp=true enable_eoc=true enable_eos=true
enable_vbram_alaram=false enable_vccddro_alaram=false enable_vccint_alaram=false enable_vccaux_alaram=false
enable_vccpaux_alaram=false enable_vccpint_alaram=false ot_alaram=false user_temp_alaram=false
timing_mode=continuous channel_averaging=None sequencer_mode=on startup_channel_selection=contineous_sequence

report_power
command_line_options
-verbose=default::[not_specified] -hier=default::power -no_propagation=default::[not_specified] -format=default::text
-file=[specified] -name=default::[not_specified] -xpe=default::[not_specified] -return_string=default::[not_specified]
-vid=default::[not_specified] -append=default::[not_specified] -l=default::[not_specified]
usage
customer=TBD customer_class=TBD flow_state=routed family=artix7
die=xc7a35tcsg324-1 package=csg324 speedgrade=-1 version=2015.2
platform=nt64 temp_grade=commercial process=typical simulation_file=None
netlist_net_matched=NA pct_clock_constrained=0.000000 pct_inputs_defined=4 user_junc_temp=25.4 (C)
ambient_temp=25.0 (C) user_effective_thetaja=4.8 airflow=250 (LFM) heatsink=medium (Medium Profile)
user_thetasa=4.6 (C/W) board_selection=medium (10"x10") board_layers=12to15 (12 to 15 Layers) user_thetajb=6.8 (C/W)
user_board_temp=25.0 (C) junction_temp=25.4 (C) input_toggle=12.500000 output_toggle=12.500000
bi-dir_toggle=12.500000 output_enable=1.000000 bidir_output_enable=1.000000 output_load=5.000000
ff_toggle=12.500000 ram_enable=50.000000 ram_write=50.000000 dsp_output_toggle=12.500000
set/reset_probability=0.000000 enable_probability=0.990000 toggle_rate=False signal_rate=False
static_prob=False read_saif=False on-chip_power=0.077054 dynamic=0.005345
effective_thetaja=4.8 thetasa=4.6 (C/W) thetajb=6.8 (C/W) off-chip_power=0.000000
clocks=0.000527 logic=0.000028 signals=0.000084 i/o=0.002766
xadc=0.001940 devstatic=0.071709 vccint_voltage=1.000000 vccint_total_current=0.010831
vccint_dynamic_current=0.001291 vccint_static_current=0.009540 vccaux_voltage=1.800000 vccaux_total_current=0.012711
vccaux_dynamic_current=0.000096 vccaux_static_current=0.012615 vcco33_voltage=3.300000 vcco33_total_current=0.001740
vcco33_dynamic_current=0.000740 vcco33_static_current=0.001000 vcco25_voltage=2.500000 vcco25_total_current=0.000000
vcco25_dynamic_current=0.000000 vcco25_static_current=0.000000 vcco18_voltage=1.800000 vcco18_total_current=0.000000
vcco18_dynamic_current=0.000000 vcco18_static_current=0.000000 vcco15_voltage=1.500000 vcco15_total_current=0.000000
vcco15_dynamic_current=0.000000 vcco15_static_current=0.000000 vcco135_voltage=1.350000 vcco135_total_current=0.000000
vcco135_dynamic_current=0.000000 vcco135_static_current=0.000000 vcco12_voltage=1.200000 vcco12_total_current=0.000000
vcco12_dynamic_current=0.000000 vcco12_static_current=0.000000 vccaux_io_voltage=1.800000 vccaux_io_total_current=0.000000
vccaux_io_dynamic_current=0.000000 vccaux_io_static_current=0.000000 vccbram_voltage=1.000000 vccbram_total_current=0.000161
vccbram_dynamic_current=0.000000 vccbram_static_current=0.000161 mgtavcc_voltage=1.000000 mgtavcc_total_current=0.000000
mgtavcc_dynamic_current=0.000000 mgtavcc_static_current=0.000000 mgtavtt_voltage=1.200000 mgtavtt_total_current=0.000000
mgtavtt_dynamic_current=0.000000 mgtavtt_static_current=0.000000 vccadc_voltage=1.800000 vccadc_total_current=0.020800
vccadc_dynamic_current=0.000800 vccadc_static_current=0.020000 confidence_level_design_state=High confidence_level_clock_activity=High
confidence_level_io_activity=Low confidence_level_internal_activity=Medium confidence_level_device_models=High confidence_level_overall=Low

report_utilization
slice_logic
slice_luts_used=5 slice_luts_fixed=0 slice_luts_available=20800 slice_luts_util_percentage=0.02
lut_as_logic_used=5 lut_as_logic_fixed=0 lut_as_logic_available=20800 lut_as_logic_util_percentage=0.02
lut_as_memory_used=0 lut_as_memory_fixed=0 lut_as_memory_available=9600 lut_as_memory_util_percentage=0.00
slice_registers_used=11 slice_registers_fixed=0 slice_registers_available=41600 slice_registers_util_percentage=0.03
register_as_flip_flop_used=11 register_as_flip_flop_fixed=0 register_as_flip_flop_available=41600 register_as_flip_flop_util_percentage=0.03
register_as_latch_used=0 register_as_latch_fixed=0 register_as_latch_available=41600 register_as_latch_util_percentage=0.00
f7_muxes_used=0 f7_muxes_fixed=0 f7_muxes_available=16300 f7_muxes_util_percentage=0.00
f8_muxes_used=0 f8_muxes_fixed=0 f8_muxes_available=8150 f8_muxes_util_percentage=0.00
slice_used=3 slice_fixed=0 slice_available=8150 slice_util_percentage=0.04
slicel_used=3 slicel_fixed=0 slicem_used=0 slicem_fixed=0
lut_as_logic_used=5 lut_as_logic_fixed=0 lut_as_logic_available=20800 lut_as_logic_util_percentage=0.02
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=0 using_o6_output_only_fixed=
using_o5_and_o6_used=5 using_o5_and_o6_fixed= lut_as_memory_used=0 lut_as_memory_fixed=0
lut_as_memory_available=9600 lut_as_memory_util_percentage=0.00 lut_as_distributed_ram_used=0 lut_as_distributed_ram_fixed=0
lut_as_shift_register_used=0 lut_as_shift_register_fixed=0 lut_flip_flop_pairs_used=6 lut_flip_flop_pairs_fixed=0
lut_flip_flop_pairs_available=20800 lut_flip_flop_pairs_util_percentage=0.03 fully_used_lut_ff_pairs_used=5 fully_used_lut_ff_pairs_fixed=
lut_ff_pairs_with_unused_lut_used=1 lut_ff_pairs_with_unused_lut_fixed= lut_ff_pairs_with_unused_flip_flop_used=0 lut_ff_pairs_with_unused_flip_flop_fixed=
unique_control_sets_used=2 minimum_number_of_registers_lost_to_control_set_restriction_used=5(Lost)
memory
block_ram_tile_used=0 block_ram_tile_fixed=0 block_ram_tile_available=50 block_ram_tile_util_percentage=0.00
ramb36_fifo_used=0 ramb36_fifo_fixed=0 ramb36_fifo_available=50 ramb36_fifo_util_percentage=0.00
ramb18_used=0 ramb18_fixed=0 ramb18_available=100 ramb18_util_percentage=0.00
dsp
dsps_used=0 dsps_fixed=0 dsps_available=90 dsps_util_percentage=0.00
clocking
bufgctrl_used=1 bufgctrl_fixed=0 bufgctrl_available=32 bufgctrl_util_percentage=3.13
bufio_used=0 bufio_fixed=0 bufio_available=20 bufio_util_percentage=0.00
mmcme2_adv_used=0 mmcme2_adv_fixed=0 mmcme2_adv_available=5 mmcme2_adv_util_percentage=0.00
plle2_adv_used=0 plle2_adv_fixed=0 plle2_adv_available=5 plle2_adv_util_percentage=0.00
bufmrce_used=0 bufmrce_fixed=0 bufmrce_available=10 bufmrce_util_percentage=0.00
bufhce_used=0 bufhce_fixed=0 bufhce_available=72 bufhce_util_percentage=0.00
bufr_used=0 bufr_fixed=0 bufr_available=20 bufr_util_percentage=0.00
specific_feature
bscane2_used=0 bscane2_fixed=0 bscane2_available=4 bscane2_util_percentage=0.00
capturee2_used=0 capturee2_fixed=0 capturee2_available=1 capturee2_util_percentage=0.00
dna_port_used=0 dna_port_fixed=0 dna_port_available=1 dna_port_util_percentage=0.00
efuse_usr_used=0 efuse_usr_fixed=0 efuse_usr_available=1 efuse_usr_util_percentage=0.00
frame_ecce2_used=0 frame_ecce2_fixed=0 frame_ecce2_available=1 frame_ecce2_util_percentage=0.00
icape2_used=0 icape2_fixed=0 icape2_available=2 icape2_util_percentage=0.00
pcie_2_1_used=0 pcie_2_1_fixed=0 pcie_2_1_available=1 pcie_2_1_util_percentage=0.00
startupe2_used=0 startupe2_fixed=0 startupe2_available=1 startupe2_util_percentage=0.00
xadc_used=1 xadc_fixed=1 xadc_available=1 xadc_util_percentage=100.00
primitives
ibuf_used=23 ibuf_functional_category=IO fdre_used=11 fdre_functional_category=Flop & Latch
obuf_used=8 obuf_functional_category=IO lut4_used=4 lut4_functional_category=LUT
lut3_used=4 lut3_functional_category=LUT lut2_used=2 lut2_functional_category=LUT
xadc_used=1 xadc_functional_category=Others bufg_used=1 bufg_functional_category=Clock
io_standard
diff_sstl15=0 hstl_i=0 hsul_12=0 diff_mobile_ddr=0
lvttl=0 lvcmos25=0 mobile_ddr=0 lvcmos33=1
pci33_3=0 lvcmos12=0 lvcmos18=0 diff_sstl15_r=0
hstl_ii=0 lvcmos15=0 diff_hsul_12=0 hstl_i_18=0
hstl_ii_18=0 sstl18_ii=0 sstl18_i=0 sstl15=0
sstl15_r=0 sstl135=0 sstl135_r=0 lvds_25=0
diff_hstl_i=0 rsds_25=0 diff_hstl_ii=0 tmds_33=0
diff_hstl_i_18=0 mini_lvds_25=0 diff_hstl_ii_18=0 ppds_25=0
diff_sstl18_i=0 diff_sstl18_ii=0 diff_sstl135=0 diff_sstl135_r=0
blvds_25=0

router
usage
lut=5 ff=11 bram36=0 bram18=0
ctrls=2 dsp=0 iob=31 bufg=0
global_clocks=1 pll=0 bufr=0 nets=98
movable_instances=58 pins=270 bogomips=0 high_fanout_nets=0
effort=2 threads=2 router_timing_driven=1 timing_constraints_exist=1
congestion_level=0 estimated_expansions=77622 actual_expansions=115823 router_runtime=22.354000

synthesis
command_line_options
-part=xc7a35tcsg324-1 -name=default::[not_specified] -top=XADCdemo -include_dirs=default::[not_specified]
-generic=default::[not_specified] -verilog_define=default::[not_specified] -constrset=default::[not_specified] -seu_protect=default::none
-flatten_hierarchy=default::rebuilt -gated_clock_conversion=default::off -directive=default::default -rtl=default::[not_specified]
-link_dcps=default::[not_specified] -rtl_load_constraints=default::[not_specified] -bufg=default::12 -fanout_limit=default::10000
-shreg_min_size=default::3 -mode=default::default -fsm_extraction=default::auto -keep_equivalent_registers=default::[not_specified]
-resource_sharing=default::auto -cascade_dsp=default::auto -control_set_opt_threshold=default::auto
usage
elapsed=00:00:21s memory_peak=581.590MB memory_gain=357.039MB hls_ip=0

xsim
command_line_options
-sim_mode=default::behavioral -sim_type=default::